## EE-416, Analogue Signal Processing 2014 Solutions

- 1. a) State two advantages of representing signals in the current-mode rather than voltage mode domain when trying to achieve low-power operation.
  - With current mode we can achieve a larger dynamic range as the SNR of the input signal is no longer dependent on the supply voltage. [1]
  - Computation can occur using the physical primitives of devices which can be more efficient. [1]

[Total 2 points]

[3]

b) Sketch current mode topologies that implement the following functions, where x represents an input current, z represents an input voltage, A and B are constants and y the output current. Identify A and B in equations (iii), (iv) and (vi).

$$i) y = 3x [2]$$



ii) 
$$y = x_1.x_2/x_3$$
 [2]



iii) 
$$y = A \exp\left(\frac{z}{B}\right)$$
 [2]



Weak - Inversion

iv) 
$$y = A \tanh\left(\frac{z}{B}\right)$$



 $y = \min(x_1, x_2)$  [3]



 $y = A \int x \, dt$  [3]



c) Equation 1.1, below, shows the noise resource equation which represents the output noise from a cascade of M amplifiers of gain G. Each amplifier i contains  $n_i$  devices of area  $A_i$  and a bias current  $I_i$ .

$$v_{no}^{2} = \sum_{i=1}^{i=M} v_{ni}^{2} G_{i}^{2} = \sum_{i=1}^{i=M} \left( n_{i} \frac{K_{w}}{\left( I_{i} / n_{i} \right)^{p}} \cdot \Delta f + n_{i} \frac{K_{f}}{\left( A_{i} / n_{i} \right)} \cdot \ln \left( \frac{f_{h}}{f_{I}} \right) \right) G_{i}^{2}$$
(1.1)

i) What does equation 1.1 tell us about where the most emphasis should be given in order to reduce noise and why when trying to detect very small signals using a M amplifier cascade? In an amplifier cascade more emphasis should be given to the first stage as the noise from the first stage is multiplied by all the subsequent stages in the cascade.

Total output noise is given by 
$$v_{no}^2 = \sum_{i=1}^{i=M} v_{ni}^2 G_i^2 \quad \text{where} \quad G_i = \prod_{k=1}^{k=M} g_k$$

[1]

ii) Propose two methods to improve noise performance for a fixed supply current.

For a fixed current we can increase the area of our input transistors to reduce 1/f noise and we can also compute more slowly to limit our bandwidth and thus our thermal noise.

[2]

2. a) State and derive the translinear principle (TLP) for a loop of MOS transistors working in weak inversion. Give all assumptions you make.

[bookwork]

In a closed loop containing an even number of forward biased junctions, arranged so that there are an equal number of clockwise facing and counterclockwise facing polarities, the product of the current densities in the clockwise direction is equal to the product of the current densities in the counterclockwise direction.

[2 points for definition]

Number of Clockwise Junctions (Voltage Rises)=Number of Anticlockwise Junctions (Voltage drops)

$$\begin{split} &\sum_{n \in CW} V_n = \sum_{n \in CCW} V_n \\ &V_n = nU_T \ln \left( \frac{I_n}{\lambda_n I_{DO}} \right) \\ &\sum_{n \in CW} nU_T \ln \left( \frac{I_n}{\lambda_n I_{DO}} \right) = \sum_{n \in CCW} nU_T \ln \left( \frac{I_n}{\lambda_n I_{DO}} \right) \\ &\sum_{n \in CW} \ln \left( \frac{I_n}{\lambda_n I_{DO}} \right) = \sum_{n \in CCW} \ln \left( \frac{I_n}{\lambda_n I_{DO}} \right) \\ &\prod_{n \in CW} \frac{I_n}{\lambda_n I_{DO}} = \prod_{n \in CCW} \frac{I_n}{\lambda_n I_{DO}} \\ &\prod_{n \in CW} \frac{I_n}{\lambda_n} = I_{DO}^{CW-CCW} \prod_{n \in CCW} \frac{I_n}{\lambda_n} \\ &\prod_{n \in CW} \frac{I_n}{\lambda_n} = \prod_{n \in CCW} \frac{I_n}{\lambda_n} \end{split}$$



Assumptions: Temperature and saturation currents are all the same. [3 points for derivation]

[Total 5points]

- b) Show how short channel effects in MOS transistors operating in weak inversion, lead to multiplicative errors in output currents of translinear circuits.
  - Short channel effects of MOS transistors induce an Error due to early effect/channel length modulation

$$I_{DS(wi)} = \lambda \cdot I_{D0} \exp\left(\frac{V_{GS}}{nU_i}\right) \left(1 - \exp\left(\frac{-V_{DS}}{U_i}\right)\right) = \lambda \cdot \gamma \cdot I_{D0} \exp\left(\frac{V_{GS}}{nU_i}\right)$$
[2]

- Appear like an area mismatch

$$\prod_{n \in CW} \frac{I_n}{\lambda_n \gamma_n} = \prod_{n \in CCW} \frac{I_n}{\lambda_n \gamma_n}$$

[Total 3 points]

c) The translinear circuit, shown in figure 2.1, is used to solve the quadratic equation:

i) Derive the circuit's function to show it does indeed represent equation 2.1.

[2]

Derive the equation for the output current  $I_x$  which gives the positive root of the ii) quadratic equation. (Hint: c=-I<sub>c</sub><sup>2</sup>).



Transinear lap M3-M4 = M2-M1

$$1_{0}$$
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 
 $1_{0}$ 

$$X = -b^{\frac{1}{2}} \sqrt{b^{2} + 4ac} = D I_{x} = -1_{b} + \sqrt{1_{b}^{2} + 1_{c}^{2}}$$

[2 points for showing it solves the quadratic equation and 2 points for showing the solution ]

d) i) For the circuit shown in Figure 2.2, show that the output current is given by:

$$l_{out} = l_1 - l_2 = \frac{l_3^2 - l_4^2}{\sqrt{l_3^2 + l_4^2}}$$



$$TL1 = M_3 - M_4 - M_1 - M_7$$
  
 $TL2 = M_6 - M_5 - M_2 - M_7$   
 $T_{H1} \cdot 1_{M} = \frac{1}{2} \cdot 1_{M}$   
 $1_{M5} \cdot 7_{16} = \frac{1}{2} \cdot 1_{M}$   
 $1_{3} \cdot 1_{3} = \frac{1}{2} \cdot 1_{4}$   
 $1_{4} \cdot 1_{4} = \frac{1}{2} \cdot 1_{4}$   
 $1_{4} \cdot 1_{4} = \frac{1}{2} \cdot 1_{4}$ 

$$\begin{array}{r}
 13 \\
 \overline{1_{1}^{2}} = \overline{1_{2} \cdot 1_{3}} \\
 \overline{1_{1}^{2}} = \overline{1_{2} \cdot 1_{3}} \\
 \overline{1_{1}} = \overline{1_{3}^{2}} \\
 \overline{1_{2}} = \overline{1_{3}^{2}} \\
 \overline{1_{2}} = \overline{1_{3}^{2}} \\
 \overline{1_{3}^{2}} = \overline{1_{3}^{2}} - \overline{1_{4}^{2}} \\
 \overline{1_{1}} = \overline{1_{3}^{2}} - \overline{1_{4}^{2}} \\
 \overline{1_{2}} = \overline{1_{3}^{2}} - \overline{1_{4}^{2}} \\
 \overline{1_{2}} = \overline{1_{3}^{2}} + \overline{1_{4}^{2}} \\
 \overline{1_{2}} =$$

$$\begin{array}{r}
 1_{3^{2}} = 1_{1} \cdot 1_{1} & \text{and } 27 = 1_{1} + 1_{2} \cdot \\
 1_{12^{2}} = 1_{2} \cdot 1_{3} \cdot & \text{if } 1_{2} = 1_{3^{2}} + 1_{12^{2}} \cdot \\
 = 1_{3^{2}} \quad 1_{2} = \frac{7_{1}}{2_{1}} \quad & \text{if } 1_{2} = 1_{3^{2}} + 1_{12^{2}} \cdot \\
 1_{1} - 2_{2} = 1_{3^{2}} - 1_{1} \cdot & \text{if } 1_{2} = 1_{3^{2}} + 1_{12^{2}} \cdot \\
 1_{1} - 2_{2} = 1_{3^{2}} - 1_{1} \cdot & \text{if } 1_{2} = 1_{3^{2}} \cdot 1_{2} \cdot \\
 1_{1} - 1_{2} = 1_{2} \cdot & \text{if } 1_{2} \cdot & \text{if } 1_{2} \cdot & \text{if } 1_{2} \cdot \\
 1_{1} - 1_{2} = 1_{3^{2}} - 1_{1} \cdot & \text{if } 1_{2} \cdot & \text{$$

ii) State the function of this circuit for  $I_3 = I_A |\cos \omega t|$  and  $I_4 = I_A |\sin \omega t|$ .

$$J_{OUT} = \frac{2^{2}(\cos^{2}\omega t - \sin^{2}\omega t)}{\sqrt{(\cos^{2}\omega t + \sin^{2}\omega t)}} = \frac{1}{1}$$

$$J_{OUT} = \frac{1}{2^{2}(\cos^{2}\omega t)} = \frac{1}{1}$$

3. a) The transfer function of a biquad filter is defined in state space representation by the following equations:

$$\dot{X}_1 = -\omega_0 X_2 + \omega_0 U_1$$

$$\dot{X}_2 = \omega_0 X_1 - \frac{\omega_0}{Q} X_2 + \omega_0 U_2$$

$$Y = X_2$$

whereby Y is the output;  $U_1$  and  $U_2$  are the inputs; and  $X_1$  and  $X_2$  are the states.

Show that these state equations can be used to implement either a lowpass or a bandpass transfer function (represented in the Laplace domain) and explain the role of the two inputs  $U_1$  and  $U_2$ .

3. at 
$$x_1 = -\omega_0 x_2 + \omega_0 M_1$$

1)  $x_1^2 = \omega_0 x_1 - \omega_0 x_2 + \omega_0 M_2$ 
 $5x_1 = -\omega_0 x_2 + \omega_0 M_1$ 
 $5x_1 = -\omega_0 x_2 + \omega_0 M_1$ 
 $5x_2 = \omega_0 x_1 - \omega_0 x_2 + \omega_0 M_2$ 
 $5x_2 = \omega_0 x_1 - \omega_0 x_2 + \omega_0 M_2$ 
 $5x_2 = \omega_0 (-\omega_0 x_2 + \omega_0 M_1) - \omega_0 x_2 + \omega_0 M_2$ 
 $5^2 x_2 = -\omega_0^2 x_2 + \omega_0^2 M_1 - \omega_0 \cdot 5 \cdot x_2 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 = \omega_0^2 M_1 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 = \omega_0^2 M_1 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 = \omega_0^2 M_1 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 = \omega_0^2 M_1 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 = \omega_0^2 M_1 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 = \omega_0^2 M_1 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 = \omega_0^2 M_1 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 + \omega_0^2 x_2 = \omega_0^2 M_1 + 5\omega_0 M_2$ 
 $5^2 x_2 + 5\omega_0 x_2 + \omega_0^2 x_2 + \omega_0$ 

[4]

ii) By using the mappings below show how these linear equations can be mapped to non-linear log-domain design equations. You may assume  $I_1=I_2=I_{\omega}$ . Give any other assumptions you make.

$$\begin{split} X_1 &= I_1 \exp\left(\frac{V_1}{nU_t}\right) & X_2 &= I_2 \exp\left(\frac{V_2}{nU_t}\right) \\ U_1 &= I_{U1} \exp\left(\frac{V_{U1}}{nU_t}\right) & U_2 &= I_{U2} \exp\left(\frac{V_{U2}}{nU_t}\right) \end{split}$$

Equation (2)
$$\frac{1_{2} \exp \left(\frac{V_{2}}{nU_{t}}\right) \dot{v}_{2} = \omega_{0} \, 1_{1} \exp \left(\frac{V_{1}}{nU_{t}}\right) - \frac{\omega}{\alpha} \cdot \frac{1_{2} \exp \left(\frac{V_{2}}{nU_{t}}\right) + \omega_{0} \, 1_{11} 2 \exp \left(\frac{V_{1}}{nU_{t}}\right) - \frac{1\omega}{\alpha}$$

$$C\dot{v}_{2} = 1\omega \exp \left(\frac{V_{1}}{nU_{t}}\right) + 2\omega \exp \left(\frac{V_{1}}{nU_{t}}\right) - \frac{1\omega}{\alpha}$$

[3 points for equation 1, 3 points for equation 2, Total 6 points]

iii) With these log-domain design equations, sketch a schematic of the final log domain filter using MOS transistors operating in weak inversion.

$$(v_{1}) = -1 w \exp(v_{1} - v_{1}) + 20 \exp(v_{1} - v_{2})$$

$$(v_{2}) = 1 w \exp(v_{1} - v_{2}) + 20 \exp(v_{1} - v_{2})$$

$$(v_{1}) = 1 w \exp(v_{1} - v_{2}) + 20 \exp(v_{1} - v_{2})$$

$$(v_{1}) = 1 w \exp(v_{1} - v_{2})$$

$$(v_{2}) = 1 w \exp(v_{1} - v_{2})$$

$$(v_{1}) = 1 w \exp(v_{1} - v_{2})$$

$$(v_{2}) = 1 w \exp(v_{2} - v_{2})$$

iv) Given the biquad filter has cut-off frequency,  $\omega_0 = 2\pi.10000$  rad/s, select a suitable current for  $l_1$  given that the filter capacitor is C = 10 pf, n = 1.23 and  $U_t = 25$ mV.

[1]

b) The log-domain filter is classed as a companding filter. Explain why companding is advantageous in such filters.

Companding can increase the usuable dynamic range through compression of the input signal, processing in the non-linear domain and then expansion. Large signals get compressed, small signals get expanded above the noise floor of the filter resulting in an overall increase in usable dynamic range of a fixed dynamic range of the filter.

[3]

4. a) Figure 4.1 shows a NMOS sampling switch to be used in a switched capacitor circuit. The parameters of M1 are  $(W/L)_1 = 10 \mu m/1 \mu m$ ,  $C_{ox} = 7 \text{ fF/}\mu m^2$ ,  $V_{th} = 0.7 \text{ V}$ ,  $CK = V_{DD} = 3$ V and C<sub>H</sub>= 1 pf. The total charge in the inversion layer, when the switch is on, is given

$$Q_{ch} = WLC_{ox}(V_{DD} - V_{in} - V_{th})$$

- i) Explain the errors caused due to charge injection and clock feed. Derive equations that show how the output voltage will change due to these errors, assuming the charge injection is split equally between the source and the drain.
  - Charge injection: When a MOSFET is conducting, there is a charge in the inversion layer defined by  $Q_{ch} = WLC_{ox}(V_{GS} - V_{th})$ . When the MOSFET turns off this charge must escape through the source and drain terminals of the device. When the charge is deposited on the hold capacitor it causes a change, ΔVout in output voltage giving (assuming an equal split):

$$\Delta V_{out} = \frac{Q_{ch}}{2C_H} = \frac{WLC_{ox}(V_{DD} - V_{ln} - V_{th})}{2C_H} [2]$$

 $\Delta V_{out} = \frac{Q_{ch}}{2C_H} = \frac{WLC_{ox}(V_{DD} - V_{ln} - V_{th})}{2C_H}$  [2]
Clock Feedthrough: The MOSFET gate source/drain overlap capacitances couple clock transition changes on the hold capacitor causing a change in the output voltage:



$$\Delta V_{out} = \frac{v_{CK} w c_{ov}}{w c_{ov} + c_H}$$
 where C<sub>ov</sub> is the overlap capacitance. [2]

[Total 4 points]

ii) Using the output voltage equations derived in 4i), calculate the total change in output voltage due to charge injection and the total change due to clock feedthrough. Based on your result, specify which is more significant. You may assume the overlap capacitance  $C_{ov}$  = 0.08 fF and an input voltage  $V_{in}$  = 0 V. Charge injection:  $\Delta Vout = 10 \times 1 \times 7f (3-0-0.7)/2x1p = 80.5mV [1]$ Clock feedthrough:  $\Delta Vout = 3 \times 10x10^{-6} \times 0.08 \times 10^{-15} / 3x10 \times 10^{-6} \times 0.08 \text{ f} + 1p$ =2.4nV [1]

Therefore charge injection is the most significant.

[Total 2 points]

Show that the output voltage contribution due to charge injection results in a noniii) unity gain error and constant offset. Plot a graph indicating the value of the offset

$$V_{out} = V_{in} - \frac{WLC_{ox}(V_{DD} - V_{in} - V_{th})}{2C_H}$$

$$\begin{split} V_{out} &= V_{in} (1 + \frac{WLC_{ox}}{2C_H}) - \frac{WLC_{ox} (V_{DD} - V_{th})}{2C_H} \\ \frac{WLC_{ox}}{2C_H} &= 35mV \\ V_{out} &= V_{in} (1.035) - 80.5mV \\ \text{Slope} &= 1.035, \text{ Y-intercept=-}80.5mV \text{ [2]} \end{split}$$

Graph:



[1]

[Total 3 points]

iv) Propose a single method that reduces both charge injection and clock feed-through. Draw schematics and show equations to justify your answer.

Including a dummy transistor can remove both charge injection and clock feed-through:



Charge injection from M1 is absorbed to create the channel of M2. For this to occur  $\Delta q_1 = \Delta q_2$  where

$$\begin{split} \Delta q_1 &= \frac{W_1 L_1 C_{ox}}{2} (V_{CK} - V_{in} - V_{TH1}), \\ \Delta q_2 &= W_2 L_2 C_{ox} (V_{CK} - V_{in} - V_{TH2}) \end{split}$$
 and

Therefore we can choose  $W_2=0.5W_1$ ,  $L_2=L_1$  to ensure  $\Delta q_1=\Delta q_2$  and compensate for charge injection. [2]

Because W<sub>2</sub>=0.5W<sub>1</sub> clock feedthrough also gets suppressed:



Total charge in V<sub>out</sub> is zero since

$$-V_{CK}\frac{W_{1}C_{or}}{W_{1}C_{or}+C_{H}+2W_{2}C_{or}}+V_{CK}\frac{2W_{2}C_{or}}{W_{1}C_{or}+C_{H}+2W_{2}C_{or}}=0.$$
 [2]

- b) Figure 4.2 shows a circuit diagram of a switched capacitor non-inverting amplifier.
- Explain the necessity of bottom plate sampling in this design and draw a schematic of the amplifier indicating which sides of the capacitors are the bottom plates.

Capacitors implemented in CMOS have a top polysilicon later and a bottom plate, which is a heavily doped n+ region. Therefore the bottom plate has a parasitic junction capacitance, Cp, to the substrate which is usually about 10-20% the oxide capacitance:



(a) Monolithic capacitor structure, (b) circuit model of (a) including parasitic capacitance to the substrate.

Since the input capacitance of the opamp affects speed and precision in SC circuits, it needs to be well defined. Therefore we always connect the top plate to the input of the opamp, and therefore at the high impedance node, and the bottom plate at a low impedance node, which in this design is the input and output. This mimises the effect of the parasitic but also avoids injection of substrate noise. [3] In this design:



[Total 4 points]

ii) Draw an equivalent circuit of Figure 4.2, which has a gain of 2 and a lower gain error. Explain its operation.

Switched capacitor multiply by two circuit. Absence of capacitor in feedback during sampling phase leads to lower gain error



[2 points for circuit, 1 point for equations, Total 3 points]

- 5. a) Figure 5.1 depicts a switched current memory cell.
  - i) State two limitations of the circuit shown in figure 5.1 and draw an improved schematic which compensates for these and has improved output resistance.

The switched current memory cell is susceptible to charge injection from the switch in addition to the drain source voltage variations between the sampling and readout phases which will cause an error in the output current. Increasing the output impedance through cascoding reduces the dependency of  $I_D$  on  $V_{DS}$ . This is achieved using a regulated cascode: [2]

## Regulated Cascode Cell



 $R_o = g_{m2}g_{m3}r_{ds1}r_{ds2}r_{ds3}$ 

Charge injection effects from switch  $\Phi 1$  can also be further reduced by operating M1 in the triode region since ,  $g_{m1}$ =2 $\beta V_{DS}$  and therefore error is independent of input signal.

[Total 4 points]

Using your schematic from part 5.a.i, design a memory cell that is non-inverting. ii)

For non-inverting just cascade two cells:



[Total 3 points]

Figure 5.2 depicts a switched capacitor memory cell capable of error iii) compensation. Explain its operation, stating the drain currents of M1 and M2 during each phase of the clock and derive the compensated output current.

S2I memory cell provides error reduction using coarse and fine memory to store the charge injection then subtract it. [1]

## S<sup>2</sup>I memory cell operation

- Phase 1a:  $I_{D1}=J+i$ ,  $I_{D2}=J$
- Phase 1b:  $I_{D1}=J+i+\delta_1$ ,  $I_{D2}=J+\delta_1$
- Phase 2:  $I_{D1}=J+i+\delta_1$ ,  $I_{D2}=J+\delta_1+\Delta_1$
- $I_{\text{out}} = I_{D1} I_{D2} = i \Delta_1$
- $\Delta_1$  Is an input independent charge injection [1 point for each phase and diagram]



[Total 4 points]

Figure 5.3 depicts a switched current cell. Derive its input/output characteristic iv) and identify which function this block performs. You are required to state the transfer function in the z-domain.



$$\begin{array}{ll} Phase \ (n) \\ \Phi 1 \colon & I_{D1}(n) = I_{in}(n) - I_{in}(n-1) + J \\ & I_{D3}(n) = A I_{in}(n) - A I_{in}(n-1) + A J \\ & I_{out}(n) = A (I_{in}(n) - I_{in}(n-1) \colon This \ is \ a \ difference \ equation \end{array}$$

Taking Z-transforms:

$$I_{out}(z) = A(I_{in}(z)-I_{in}(z)z^{-1})$$

$$\frac{I_{out}(z)}{I_{in}(z)} = A(1 - z^{-1})$$

[Total 5 points]

b) This question concerns current conveyors. Design, using CCII+ current conveyors, a voltage mode and a current mode differentiator.

Voltage mode differentiator:



$$V_{out} = RC \frac{dV_{in}}{dt}$$
 [2]

Current mode differentiator:



[2]

[Total 4 points]

- 6. Figure 6.1 shows a voltage measurement system which uses an operational amplifier (OA) and a novel integrating analogue to digital converter to encode detected voltage signals. The detected signal are first converted to a current through a voltage to current converter (V/I) and then to a spike train through an integrate and fire neuron (I/F). The 8 bit counter is used to count the number of spikes in a fixed period T<sub>reset</sub> which is then stored in memory. The whole system works off a 1 V supply.
  - a) Desribe a technique which allows detection of very small voltage signals which exist below the 1/f noise floor of the operational ampifier. Include diagrams showing the operation of this technique and how the frequency spectrum of the signal and noise is shaped in each stage.

We can use the chopper stabilization technique: We up-modulate our input signal using square wave modulation to a frequency which is above 1/f noise spectrum of our amplifier. We then amplify and then down modulate at the output with the same square wave signal. At the output however noise and offset get up-modulated which can then be removed using a low-pass filter.



Fig. 9. The chopper amplification principle [19].

[Total 5 points]

[3]

b) Sketch an integrate and fire circuit which can be used in this design and describe its operation. Derive equations for the pulse width and frequency.

We can use an axon-hillock integrate and fire neuron. Current is used to charge the capacitor which resets the voltage after it passes the threshold of the amplifier causing a spike.

Analogue Signal Processing @ Imperial College London



[2 points for circuit and explanation, 1 point for graph, 2 points for derivations]

[Total 5 points]

c)

Given that the maximum output current is limited to  $I_{out} = 100$  nA, chose a suitable capacitor value for your integrate and fire circuit such that the spike frequency is always less than 5 kHz. You may assume the refractory current  $I_r=1$ nA.

$$V_{dd}=1V$$
,  $I_{in}=100nA$ ,  $I_{r}=1nA$   
 $T_{total}=t_{n}+t_{l}=1/5KHz$   
 $C_{fd}$ .  $V_{dd}/I_{in}+C_{fd}$ .  $V_{dd}/(I_{r}-I_{in})=1/5KHz$   
 $C_{fd}=10pf$ 

[3]

 Calculate the maximum allowable reset time T<sub>reset</sub> such that the counter never overflows for this current.

8 bit counter means  $2^8$  counts therefore Maximum  $T_{reset} = 2^8/5 \times 10^3 = 51.2$  msec

[2]

d) Explain why this method of integration is more efficient in area when integrating over a very long period (time constant  $\tau = 1$  sec). Show how the system, shown in figure 6.1, can be modified to achieve this integration.

This method is more efficient since the integration time constant can simply be set by  $T_{reset}$  and selecting a suitable counter such that it does not overflow. Implementing a one second time constant in continuous time analogue would require a huge resistor and capacitor which could not be implemented on chip. Therefore we would require off-chip components. [2] For  $T_{reset}$ =1 second we need n=12.28=13bit counter. [1]

